

## S.E. (Comp.) (Semester – III) Examination, Nov./Dec. 2009 LOGIC DESIGN

3. at A cattain application requires that the absence of imput nutsor (Constant from). Duration: 3 Hours on ad T. Juquo daid a vd bassoibul ad ana sanil 1000 Total Marks: 100 Instructions: 1) Answer 5 full questions at least one from each Module. 2) Assume any necessary data. Module - I a) Convert the number AOOA<sub>H</sub> into i) Decimal ii) Octal iii) Binary iv) BCD b) Perform the following operations Add  $(-17)_{10}$  to  $(-21)_{10}$  using 2's complement method. c) Suppose the Hamming code sequence 1101011 is transmitted and due to error in one position it is received as 1101111. Locate the position of error bit using add parity check. The mining a bus function or resulting republished & a region of the 4 d) Prepare a K-map for function F = AB + AC + C + AD + ABC + ABCMinimize it and realise the minimized equation using Nand gates only. 6 e) What do you mean by Duality? Give an example. 2 2. a) Prove the following using Boolean Algebra i) (A + B) (B + C) (C + A) = AB + BC + ACii)  $AB + \overline{A}C = (A + C)(\overline{A} + B)$ . 6 b) Simplify the Boolean expression using Q-M method  $f(A, B, C, D) = \sum_{m} (3, 5, 8, 10) + d(1, 4, 6)$ . Design/draw logic circuit using NOR gates only. 8 c) Why gray code is called as a reflected code? Explain Binary to Gray and Gray to Binary conversion of a 4 bit binary number with suitable examples. P.T.O.



5

5

6

4

4

6

## S.E. (Covaga) (Septe II - sluboM samiozdiou, Nov./Dec. 2019

- 3. a) A certain application requires that the absence of input pulses (Constant law) on two input lines can be indicated by a high output. The condition in which both inputs have simultaneous. Positive pulse must also be indicated by a high output. Draw the logic diagram for this circuit.
  Support your answer with a truth table.
  - b) Explain the working of the following latches.





- c) Convert a D flipflop to a JK flipflop.
- d) Design a 8 bit adder-subtracter circuit and explain its working with the help of a diagram.
- 4. a) Explain positive and negative edge triggered flipflops.
  - b) It is necessary to multiply 2 binary numbers, each 2 bits long in order to form their product in binary. Let the 2 numbers be represented by a<sub>0</sub>a<sub>1</sub> and b<sub>1</sub>b<sub>0</sub>.
    - i) Determine no. of o/p lines required
    - ii) Find the simplified Boolean expression for each output.
  - c) Implement the following function using a multiplexer  $F(A, B, C, D) = \Sigma (0, 1, 3, 4, 8, 9, 15)$ .
  - d) Design a circuit for code conversion from excess 3 to binary coded decimal.
     Assume 3 bit input.

4

8

2

7

5



## Module – III

- 5. a) Explain the following: The pass of the surface of the surfac
  - b) The content of a 4 bit shift register is initially 1101. The register is shifted
  - b) The content of a 4 bit shift register is initially 1101. The register is shifted 6 times to the right with serial input being 101101. What is the content of the register after each shift?
  - c) Design a counter using T flipflop that generates the following binary sequence 0, 1, 3, 7, 6, 4 and repeat.
  - d) Write the different applications of a shift registers.
- 6. a) Design a mod-6 synchronous counter using JK flipflops.
  - b) Design and explain the working of a 4 bit bidirectional register.
  - c) Write a count sequence of a 3 bit binary down counter. Design a ripple counter using flipflops for this sequence.

## at vina out I. A sing the appeared of Module - IV. and impositions ad I. vinas

7. a) For the state diagram shown below design the circuit using SR flipflop. 10





- b) Design a sequential circuit which tests 3 consecutive bits in a bit stream. If 3 consecutive bits are 1 then the output of the sequential circuit should be active. 6
- c) How does PLA differ from a ROM?
- 8. a) Obtain the state table for the following.



b) Design a serial adder that has 2 input lines X<sub>1</sub> and X<sub>2</sub> and 2 output lines sum and carry. The serial adder has 2 states A and B. It remains in state A if no carry is generated and goes to state B when a carry is generated. Draw the state diagram of the adder and design a suitable circuit using D flipflops.

c) Write a count sequence of a 3 bit binary down counter. Design a rigidle counter.

c) Show how FPLA circuit would be programmed to implement

$$F_1 = A\overline{B}C + AB\overline{C}$$

$$F_2 = A\overline{B}CBC + \overline{A}BC + A\overline{B}C$$

$$F_3 = \overline{AB}$$

d) Differentiate between Mask programmable PLA and field PLA.

6

2